2016-10-06 13:21:30 +02:00
|
|
|
/* ESP32 Linker Script Memory Layout
|
|
|
|
|
|
|
|
This file describes the memory layout (memory blocks) as virtual
|
|
|
|
memory addresses.
|
|
|
|
|
|
|
|
esp32.common.ld contains output sections to link compiler output
|
|
|
|
into these memory blocks.
|
|
|
|
|
|
|
|
***
|
|
|
|
|
|
|
|
This linker script is passed through the C preprocessor to include
|
|
|
|
configuration options.
|
|
|
|
|
|
|
|
Please use preprocessor features sparingly! Restrict
|
|
|
|
to simple macros with numeric values, and/or #if/#endif blocks.
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
*
|
|
|
|
* Automatically generated file; DO NOT EDIT.
|
|
|
|
* Espressif IoT Development Framework Configuration
|
|
|
|
*
|
|
|
|
*/
|
2017-09-12 08:40:52 +02:00
|
|
|
/* If BT is not built at all */
|
2016-10-06 13:21:30 +02:00
|
|
|
MEMORY
|
|
|
|
{
|
|
|
|
/* All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
|
|
|
|
of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
|
|
|
|
are connected to the data port of the CPU and eg allow bytewise access. */
|
|
|
|
/* IRAM for PRO cpu. Not sure if happy with this, this is MMU area... */
|
|
|
|
iram0_0_seg (RX) : org = 0x40080000, len = 0x20000
|
2017-08-01 07:51:04 +02:00
|
|
|
/* Even though the segment name is iram, it is actually mapped to flash
|
|
|
|
*/
|
|
|
|
iram0_2_seg (RX) : org = 0x400D0018, len = 0x330000-0x18
|
|
|
|
/*
|
|
|
|
(0x18 offset above is a convenience for the app binary image generation. Flash cache has 64KB pages. The .bin file
|
|
|
|
which is flashed to the chip has a 0x18 byte file header. Setting this offset makes it simple to meet the flash
|
|
|
|
cache MMU's constraint that (paddr % 64KB == vaddr % 64KB).)
|
|
|
|
*/
|
2016-10-06 13:21:30 +02:00
|
|
|
/* Shared data RAM, excluding memory reserved for ROM bss/data/stack.
|
|
|
|
|
|
|
|
Enabling Bluetooth & Trace Memory features in menuconfig will decrease
|
|
|
|
the amount of RAM available.
|
2018-01-17 23:56:58 +01:00
|
|
|
|
|
|
|
Note: Length of this section *should* be 0x50000, and this extra DRAM is available
|
|
|
|
in heap at runtime. However due to static ROM memory usage at this 176KB mark, the
|
|
|
|
additional static memory temporarily cannot be used.
|
2016-10-06 13:21:30 +02:00
|
|
|
*/
|
2018-09-21 08:39:36 +02:00
|
|
|
dram0_0_seg (RW) : org = 0x3FFB0000 + 0xdb5c,
|
|
|
|
len = 0x2c200 - 0xdb5c
|
2016-10-06 13:21:30 +02:00
|
|
|
/* Flash mapped constant data */
|
2017-08-01 07:51:04 +02:00
|
|
|
drom0_0_seg (R) : org = 0x3F400018, len = 0x400000-0x18
|
|
|
|
/* (See iram0_2_seg for meaning of 0x18 offset in the above.) */
|
2016-10-06 13:21:30 +02:00
|
|
|
/* RTC fast memory (executable). Persists over deep sleep.
|
|
|
|
*/
|
|
|
|
rtc_iram_seg(RWX) : org = 0x400C0000, len = 0x2000
|
|
|
|
/* RTC slow memory (data accessible). Persists over deep sleep.
|
|
|
|
|
|
|
|
Start of RTC slow memory is reserved for ULP co-processor code + data, if enabled.
|
|
|
|
*/
|
2016-12-30 00:28:30 +01:00
|
|
|
rtc_slow_seg(RW) : org = 0x50000000 + 512,
|
|
|
|
len = 0x1000 - 512
|
2016-10-06 13:21:30 +02:00
|
|
|
}
|
|
|
|
/* Heap ends at top of dram0_0_seg */
|
|
|
|
_heap_end = 0x40000000 - 0x0;
|